The CPAL programming language Design, Simulate, Execute Embedded Systems



### Lean Model-Driven Development through Model-Interpretation

Nicolas Navet, University of Luxembourg October 29<sup>th</sup>, 2015 Talk @ CEA LIST, Palaiseau



### Outline

- A Real-time embedded systems: where are we now?
- B What is CPAL ?
- C Processes are recurrent Finite State Machines
- D Declarative programming & timing-augmented design flow
- Е
- CPAL at work : 4 case-studies



#### Real-time embedded systems: where are we now?

"The question [..] is no longer primarily, "can it be built", but should it be built?"



**Cross-domain technologies** are there imo for the needs of the next 10-20 years: switched Ethernet, hypervisor, multicore, ...



From federated to integrated architecture: complexity moved from hardware to software but remains high



Safety : a large body of standards, processes, tools, and know-how available → process-based to product-based



**Timing verification techniques**: Deterministic resources + bounded workload = worst-case timing verification, end-to-end verification with heterogeneous resources possible, accuracy excellent even for large systems



**Ongoing R&D (most low risks imo)**: mixedcriticality systems, predictable multicore platforms, hierarchical scheduling, incremental verification/certification, correctness in the value domain

- Biggest threat to correctness is complexity
- Needed now is affordability (time, effort, money)
- We can simplify design phase & execution platforms thanks to computing power - our proposal: MBD with Model-Interpretation and Time-Triggered execution



### What is CPAL?

A Contribution towards addressing what Thomas Henziger in [4] called the grand challenge in embedded software design

" Offering high-level programming models that

- permits the programmer to express desired reaction and execution requirements,
- Permits the compiler and run-time systems to ensure that these requirements are satisfied "

CPAL: an interpreted language running on a real-time execution engine





# What is CPAL?

A language to develop CPS - offering the right abstractions for functional and non-functional properties : activation patterns, FSM, scheduling, communication channel, introspection, etc В A real-time execution engine that can be run on bare hardware Write-Once Run-Everywhere with equally acceptable timing behaviors Modelling and simulation language for Design Space Exploration D A design flow to learn and teach MDD Е A joint project from RTaW and University of Luxembourg





# Hello, world





### Development environment available from <u>http://designcps.com</u>





8

# Hello, world



### Why a new programming language for Embedded Systems ?

- General purpose programming languages do not offer the right abstractions for:
  - Periodic activities and real-time scheduling
  - Time measurements and manipulation
  - Finite state machines
  - High-level interfaces to I/Os
  - o etc

Both functional and non-functional concerns

- Design for facilitating the writing of correct embedded code (incl. restrictions)
- "Write once, Run Anywhere" of Java does not guarantee anything about timing behaviour on different platforms
- Development environments are unnecessary complex and often expensive
- Model interpretation, although slower, brings benefits in terms of ease of development, error monitoring at run-time, security, no semantics distortion between model and code, scalable redundancy, independence from the platform, etc. Through declarative programming, then

system synthesis



### **Process** introspection



### State-of-the art

#### • With respect to synchronous languages ?

- Less demanding programming style
- No time-determinism but rather timing-predictability
- Not amenable yet to verification in the value domain
- Unlike pure Architecture Description Languages like Giotto and Prelude, CPAL is also a programming language and an execution platform
  - Same time-triggered execution model as Giotto
  - Could take advantage of the rich data-flow language of Prelude
- With respect to Papyrus-RT?

CPAL = Imperative programming in the functional domain + declarative programming in the nonfunctional domain + Time-Triggered execution platform







### Processes: recurring activities whose logic is described as Finite State Machine





# Finite-state Machines to describe the logic of processes







### **Periodic activation of a process**





### Simulation and Real-Time Execution Mode





# **CPAL** Execution Modes



Event-order determinism is not always needed and is not always sufficient, need for a concept of "timing-equivalent execution"





17

# Simulating execution times



### **Process** activation model

offset

period

20005

100m

/\* Periodic process \*/
process MyProcess: task1[100ms]();

/\* Periodic process with initial offset \*/
process MyProcess: task2[200ms, 100ms]();

uni In

/\* Periodic with additional execution condition \*/
process MyProcess: task3[600ms][aTriggerCondition]();

Activation conditions are for functioning modes and eventtriggered activities



# **Declaring timing correctness**



Constraints: deadline, frequency, jitters, data-flow (precedence, prod. rate), safety, etc

Ideas drafted in [6] but scheduling synthesis not implemented yet





# **Basic** schedulability analysis

- WCET by measurements (runtime monitoring)
- Current scheduling policy is FIFO
  - Non-preemptiveness + enforce event-order determinism
  - Work-conserving unlike static cyclic scheduling
  - But limited resource usage, offsets helps here
- Schedulability analysis with offsets is difficult
  - Exact analysis but exponential time
  - Polynomial time but approximate
- Better resource usage with the digraph task model

#### Ongoing work [7]





### **Use-Cases**





# UC#1 Simulation: Some/IP SD [8,9]

SOME/IP SD: service discovery for automotive Ethernet Objective: find the right tradeoff between subscription latency and SOME/IP SD overhead



### Developing CPS: a smart parachute for UAV [11]

UAVs autopilots cannot be trusted – minimal safety through a remote termination component Partnership with Alérion company





### uni.lu

UC#2

### Software architecture



25

### **Executable** requirements



 Actual max. latency depends on the ground speed target, the minimum acceptable altitude, the weight of the UAS and the characteristics of the parachute (opening time, lift, etc)



www.designcps.com

26

### **Model-based** fault-injection



Time for the parachute to deploy (in seconds) and satisfaction of requirement R4 versus network quality ratio [11]





### UC#3 Towards a timing augmented design flow Function Block Parameters: CPAL controller



#### Ongoing research

- Timing accurate simulation & delays injected in the simulation
- Execution on target is timing-equivalent to simulation

×

#### UC#4

# Thales FMTV challenge [12,13]

Aerial video system to detect and track a moving object, e.g. a vehicle on a roadway Challenge timing analysis community



[From 12]



# FMTV challenge in CPAL [13]



|            |    |              |              | "Pen and paper"     |
|------------|----|--------------|--------------|---------------------|
|            |    | Description  | Simulation   | Scheduling Analysis |
|            | 1A | $\checkmark$ | $\checkmark$ | ✓                   |
| challenges | 1B | 1            | 1            | •                   |
| 0          | 2A | $\checkmark$ | •            |                     |
|            | 2B | 1            | •            | $\checkmark$        |

- Low effort to model vs automata-based formalisms
- Model and graphical representation helped to highlight ambiguities
- Simulation helped to find errors in the analysis
- Simulation biased towards worst-case helped -> open problem
- None of the schedulability questions could be automated, e.g. "the minimum time distance between two frames produced by the camera that will not reach the display, for a buffer size n = 3"

monitor [t4\_to\_monitor.notEmpty()]



# Conclusion & future work

- Positive feedback about CPAL through use-cases
- Ongoing dev: annotation language to map I/Os to variables
- Quality of the tool chain and documentation will be key
- Development of a commercial offering
- Time-domain verification is low-risk, value-domain is open
- Timing equivalence between models in simulation and execution

#### **Envisioned use-cases:**

- HW independence & scalable dependability
- ✓ Real-time IoT
- ✓ Adaptive and resilient CPS





### Thank you for your attention!

Want to give it a try? Binaries, code examples and playground at <u>https://designcps.com</u>





### References

- N. Navet N., L. Fejoz L., L. Havet , S. Altmeyer, "<u>Lean Model-Driven Development</u> <u>through Model-Interpretation: the CPAL design flow</u>", Technical report from the University of Luxembourg, October 2015.
- 2. A. Brown, "An Introduction to Model Driven Architecture Part1: MDA and today's systems", IBM technical library, 2004.
- 3. T. Trew, "Creating Embedded Platforms with MDA: Where's the Sweet Spot", slides presented at ECMDA-FA, 2009.
- T. A. Henzinger, "Two challenges in embedded systems design: predictability and robustness", Philosophical Transactions of the Royal Society of London A: Mathematical, Physical and Engineering Sciences, 366(1881):3727–3736, 2008.
- M. Antoni, "Formal validation method and tools for computerized interlocking system", 18th International Symposium on Formal Methods (FM 2012), Industry day, August 27-31, 2012.
- 6. S. Altmeyer, N. Navet, "Towards a declarative modeling and execution framework for real-time systems", To appear in the First IEEE Workshop on Declarative Programming for Real-Time and Cyber-Physical Systems, December 2015.
- 7. S. Altmeyer, N. Navet, "The case for FIFO scheduling", technical report from the University of Luxembourg, to appear, November 2015.
- 8. J. Seyler, N. Navet, L. Fejoz, "Insights on the Configuration and Performances of SOME/IP Service Discovery", in SAE International Journal of Passenger Cars- Electronic and Electrical Systems, 8(1), 124-129, 2015.



### **References Continued**

- J. Seyler, T. Streichert, M. Glaß, N. Navet, J. Teich, "<u>Formal Analysis of the Startup Delay</u> <u>of SOME/IP Service Discovery</u>", Design, Automation and Test in Europe (DATE2015), Grenoble, France, March 13-15, 2015.
- L. Ciarletta, L. Fejoz, A. Guenard, N. Navet, "Development of a safe CPS component: the hybrid parachute, a remote termination add-on improving safety of UAS", submitted to Embedded Real-Time Software and Systems (ERTS 2016), Toulouse, France, January 27-29, 2016.
- 11. F. Boniol, V. Wiels, "The landing gear system case study", pp1-18, Proc. ABZ 2014, 2014.
- 12. R. Henia, L. RIOUX, "Formal Methods for Timing Verification The 2015 FMTV Challenge", 2014. <u>https://waters2015.inria.fr/files/2014/11/FMTV-2015-Challenge.pdf</u>
- S. Altmeyer, N. Navet, L. Fejoz, "Using CPAL to model and validate the timing behaviour of embedded systems", 6th International Workshop on Analysis Tools and Methodologies for Embedded and Real-time Systems (WATERS), Lund, Sweden, July 7, 2015.

